TEXAS INSTRUMENTS CDCVF2505DG4 芯片, 锁相环时钟驱动器
The is a high-performance phase-lock loop PLL Clock Driver uses a PLL to precisely align, in both frequency and phase, the output clocks 1Y0-3 and CLKOUT to the input clock signal CLKIN. The CDCVF2505 operates at 3.3V. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads. One bank of five outputs provides low-skew, low-jitter copies of CLKIN. Output duty cycles are adjusted to 50 per cent, independent of duty cycle at CLKIN. The device automatically goes in power-down mode when no input signal is applied to CLKIN. Unlike many products containing PLLs, the CDCVF2505 does not require an external RC network. The loop filter for the PLLs is included on-chip, minimizing component count and space. Because it is based on the PLL circuitry, the CDCVF2505 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal.
频率 200 MHz
电源电压DC 3.30 V
输出接口数 5
供电电流 5.00 µA
针脚数 8
时钟频率 200 MHz
输出电流驱动 12.0 mA
输入数 1
工作温度Max 85 ℃
工作温度Min -40 ℃
电源电压 3V ~ 3.6V
电源电压Max 3.6 V
电源电压Min 3 V
安装方式 Surface Mount
引脚数 8
封装 SOIC-8
长度 4.9 mm
宽度 3.91 mm
高度 1.58 mm
封装 SOIC-8
工作温度 -40℃ ~ 85℃
产品生命周期 Active
包装方式 Tube
制造应用 时钟与计时
RoHS标准 RoHS Compliant
含铅标准 Lead Free
REACH SVHC标准 No SVHC
REACH SVHC版本 2015/06/15
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
CDCVF2505DG4 TI 德州仪器 | 当前型号 | 当前型号 |
CDCVF2505DR 德州仪器 | 完全替代 | CDCVF2505DG4和CDCVF2505DR的区别 |
CY2305SI-1H 赛普拉斯 | 完全替代 | CDCVF2505DG4和CY2305SI-1H的区别 |
CDCVF2505D 德州仪器 | 类似代替 | CDCVF2505DG4和CDCVF2505D的区别 |