CDCLVD2108RGZT

CDCLVD2108RGZT图片1
CDCLVD2108RGZT图片2
CDCLVD2108RGZT图片3
CDCLVD2108RGZT图片4
CDCLVD2108RGZT图片5
CDCLVD2108RGZT图片6
CDCLVD2108RGZT图片7
CDCLVD2108RGZT图片8
CDCLVD2108RGZT概述

双1 : 8低附加抖动LVDS缓冲器 Dual 1:8 Low Additive Jitter LVDS Buffer

The CDCLVD2108 clock buffer distributes two clock inputs IN0, IN1 to a total of 16 pairs of differential LVDS clock outputs OUT0, OUT15. Each buffer block consists of one input and 8 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS.

The CDCLVD2108 is specifically designed for driving 50- transmission lines. In case of driving the inputs in single ended mode, the appropriate bias voltage VAC_REF should be applied to the unused negative input pin.

Using the control pin EN outputs can be either disabled or enabled. If the EN pin is left open all outputs are active, if switched to a logical "0" all outputs are disabled static logical 0, if switched to a logical "1", OUT 8..15 are switched off and OUT 0..7 are active. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal.

The device operates in 2.5V supply environment and is characterized from –40°C to 85°C ambient temperature. The CDCLVD2108 is packaged in small 48-pin, 7-mm × 7-mm QFN package.

CDCLVD2108RGZT中文资料参数规格
技术参数

频率 20.0 MHz

电源电压DC 2.50 V

输出接口数 32

电路数 2

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 2.375V ~ 2.625V

封装参数

安装方式 Surface Mount

引脚数 48

封装 VQFN-48

外形尺寸

封装 VQFN-48

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

数据手册

CDCLVD2108RGZT引脚图与封装图
CDCLVD2108RGZT引脚图
CDCLVD2108RGZT封装图
CDCLVD2108RGZT封装焊盘图
在线购买CDCLVD2108RGZT
型号: CDCLVD2108RGZT
制造商: TI 德州仪器
描述:双1 : 8低附加抖动LVDS缓冲器 Dual 1:8 Low Additive Jitter LVDS Buffer
替代型号CDCLVD2108RGZT
型号/品牌 代替类型 替代型号对比

CDCLVD2108RGZT

TI 德州仪器

当前型号

当前型号

CDCLVD2108RGZR

德州仪器

完全替代

CDCLVD2108RGZT和CDCLVD2108RGZR的区别

锐单商城 - 一站式电子元器件采购平台