具有单个输出使能/禁用功能的 1.8V 1-to-10 高性能差动时钟缓冲器 48-VQFN -40 to 85
The CDCL1810A is a high-performance clock distributor. The programmable dividers, P0 and P1, give a high flexibility to the ratio of the output frequency to the input frequency: FOUT = FIN/P, where P P0,P1 = 1, 2, 4, 5, 8, 10, 16, 20, 32, 40, 80.
The CDCL1810A supports one differential LVDS clock input and a total of 10 differential CML outputs. The CML outputs are compatible with LVDS receivers if they are ac-coupled.
With careful observation of the input voltage swing and common-mode voltage limits, the CDCL1810A can support a single-ended clock input as outlined in _Pin Configuration and Functions_.
All device settings are programmable through the SDA/SCL, serial two-wire interface. The serial interface is 1.8V tolerant only.
The device operates in a 1.8V supply environment and is characterized for operation from –40°C to +85°C. The CDCL1810A is available in a 48-pin QFN RGZ package.
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
CDCL1810ARGZT TI 德州仪器 | 当前型号 | 当前型号 |
CDCL1810ARGZR 德州仪器 | 完全替代 | CDCL1810ARGZT和CDCL1810ARGZR的区别 |