CD74HC40103QM96EP

CD74HC40103QM96EP图片1
CD74HC40103QM96EP图片2
CD74HC40103QM96EP图片3
CD74HC40103QM96EP图片4
CD74HC40103QM96EP图片5
CD74HC40103QM96EP图片6
CD74HC40103QM96EP图片7
CD74HC40103QM96EP图片8
CD74HC40103QM96EP图片9
CD74HC40103QM96EP图片10
CD74HC40103QM96EP概述

?高速CMOS逻辑8级同步DOWN COUNTER HIGH-SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTER

The CD74HC40103 is manufactured with high-speed silicon-gate technology and consists of an 8-stage synchronous down counter with a single output, which is active when the internal count is zero. The device contains a single 8-bit binary counter. Each device has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the terminal count TC\ output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the clock CP output. Counting is inhibited when the terminal enable TE\ input is high. TC\ goes low when the count reaches zero, if TE\ is low, and remains low for one full clock period.

When the synchronous preset enable PE\ input is low, data at the P0-P7 inputs are clocked into the counter on the next positive clock transition, regardless of the state of TE\\\\. When the asynchronous preset enable PL\ input is low, data at the P0-P7 inputs asynchronously are forced into the counter, regardless of the state of the PE\, TE\, or CP inputs. Inputs P0-P7 represent a single 8-bit binary word for the CD74HC40103. When the master reset MR\ input is low, the counter asynchronously is cleared to its maximum count of 25510, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.

If all control inputs except TE\ are high at the time of zero count, the counters jump to the maximum count, giving a counting sequence of 10016 or 25610 clock pulses long.

The CD74HC40103 may be cascaded using the TE\ input and the TC\ output in either synchronous or ripple mode. These circuits have the low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low-power Schottky TTL circuits and can drive up to ten LSTTL loads.

CD74HC40103QM96EP中文资料参数规格
技术参数

电源电压DC 2.00V ~ 6.00V

输出接口数 1

时钟频率 25.0 MHz

位数 8

电压波节 6.00 V, 5.00 V, 2.00 V

输入数 8

工作温度Max 125 ℃

工作温度Min -40 ℃

电源电压 2V ~ 6V

封装参数

安装方式 Surface Mount

引脚数 16

封装 SOIC-16

外形尺寸

封装 SOIC-16

物理参数

工作温度 -40℃ ~ 125℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

数据手册

CD74HC40103QM96EP引脚图与封装图
CD74HC40103QM96EP引脚图
CD74HC40103QM96EP封装图
CD74HC40103QM96EP封装焊盘图
在线购买CD74HC40103QM96EP
型号: CD74HC40103QM96EP
制造商: TI 德州仪器
描述:?高速CMOS逻辑8级同步DOWN COUNTER HIGH-SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTER
替代型号CD74HC40103QM96EP
型号/品牌 代替类型 替代型号对比

CD74HC40103QM96EP

TI 德州仪器

当前型号

当前型号

CD4017BM96

德州仪器

类似代替

CD74HC40103QM96EP和CD4017BM96的区别

CD4040BM

德州仪器

类似代替

CD74HC40103QM96EP和CD4040BM的区别

CD4017BM

德州仪器

类似代替

CD74HC40103QM96EP和CD4017BM的区别

锐单商城 - 一站式电子元器件采购平台