具有可编程除法器的 1:3 LVPECL 时钟缓冲器
The clock driver distributes one pair of differential clock inputs to three pairs of LVPECL differential clock outputs Y[2:0] and Y[2:0] with minimum skew for clock distribution. The CDCP1803 is specifically designed for driving 50-Ω transmission lines.
The CDCP1803 has three control terminals, S0, S1, and S2, to select different output mode settings; see for details. The CDCP1803 is characterized for operation from –40°C to 85°C. For use in single-ended driver applications, the CDCP1803 also provides a VBB output terminal that can be directly connected to the unused input as a common-mode voltage reference.
LVDS, HSTL, CML, VML, SSTL-2, and
Single-Ended: LVTTL/LVCMOS
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
CDCP1803 TI 德州仪器 | 当前型号 | 当前型号 |
CDCLVP110 德州仪器 | 功能相似 | CDCP1803和CDCLVP110的区别 |
CDCM1804 德州仪器 | 功能相似 | CDCP1803和CDCM1804的区别 |
CDCM1802 德州仪器 | 功能相似 | CDCP1803和CDCM1802的区别 |