CD74HC40103

CD74HC40103图片1
CD74HC40103图片2
CD74HC40103概述

高速 CMOS 逻辑 8 级同步减计数器

The ’HC40103 and CD74HCT40103 are manufactured with high speed silicon gate technology and consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The 40103 contains a single 8-bit binary counter. Each has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the TC\ output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the CLOCK CP. Counting is inhibited when the TE\ input is high. The TC\ output goes low when the count reaches zero if the TE\ input is low, and remains low for one full clock period.

When the PE\ input is low, data at the P0-P7 inputs are clocked into the counter on the next positive clock transition regardless of the state of the TE\ input. When the PL\ input is low, data at the P0-P7 inputs are asynchronously forced into the counter regardless of the state of the PE\, TE\, or CLOCK inputs. Input P0-P7 represent a single 8-bit binary word for the 40103. When the MR input is low, the counter is asynchronously cleared to its maximum count of 25510, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.

If all control inputs except TE\ are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 10016 or 25610 clock pulses long.

The 40103 may be cascaded using the TE\ input and the TC\ output, in either a synchronous or ripple mode. These circuits possess the low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits and can drive up to 10 LSTTL loads.

.
Synchronous or Asynchronous Preset
.
Cascadable in Synchronous or Ripple Mode
.
Fanout Over Temperature Range
.
Standard Outputs . . . . 10 LSTTL Loads
.
Bus Driver Outputs . . . . . 15 LSTTL Loads
.
Wide Operating Temperature Range . . . –55°C to 125°C
.
Balanced Propagation Delay and Transition Times
.
Significant Power Reduction Compared to LSTTL Logic ICs
.
HC Types
.
2V to 6V Operation
.
High Noise Immunity: NIL = 30%, NIH = 30% of VCC at VCC = 5V
.
HCT Types
.
4.5V to 5.5V Operation
.
Direct LSTTL Input Logic Compatibility, VIL = 0.8V Max, VIH = 2V Min
.
CMOS Input Compatibility, Il 1µA at VOL, VOH

Data sheet acquired from Harris Semiconductor

CD74HC40103中文资料参数规格
其他

产品生命周期 正在供货

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

数据手册

在线购买CD74HC40103
型号: CD74HC40103
制造商: TI 德州仪器
描述:高速 CMOS 逻辑 8 级同步减计数器
替代型号CD74HC40103
型号/品牌 代替类型 替代型号对比

CD74HC40103

TI 德州仪器

当前型号

当前型号

CD54HC40103

德州仪器

功能相似

CD74HC40103和CD54HC40103的区别

CD74HC40103-Q1

德州仪器

功能相似

CD74HC40103和CD74HC40103-Q1的区别

CD74HC40103-EP

德州仪器

功能相似

CD74HC40103和CD74HC40103-EP的区别

锐单商城 - 一站式电子元器件采购平台