CDCLVP110

CDCLVP110图片1
CDCLVP110概述

1:10 LVPECL/HSTL 至 LVPECL 时钟驱动器

The clock driver distributes one differential clock pair of either LVPECL or HSTL selectable input, CLK0, CLK1 to ten pairs of differential LVPECL clock Q0, Q9 outputs with minimum skew for clock distribution. The CDCLVP110 can accept two clock sources into an input multiplexer. The CLK0 input accepts either LVECL/LVPECL input signals, while CLK1 accepts an HSTL input signal when operated under LVPECL conditions. The CDCLVP110 is specifically designed for driving 50-Ω transmission lines.

The VBB reference voltage output is used if single-ended input operation is required. In this case the VBB pin should be connected to CLK0 and bypassed to GND via a 10-nF capacitor.

However, for high-speed performance up to 3.5 GHz, the differential mode is strongly recommended.

The CDCLVP110 is characterized for operation from –40°C to 85°C.

.
Distributes One Differential Clock Input Pair

LVPECL/HSTL to 10 Differential LVPECL Clock Outputs

.
Fully Compatible With LVECL/LVPECL/HSTL
.
Single Supply Voltage Required, ±3.3-V or ±2.5-V Supply
.
Selectable Clock Input Through CLK_SEL
.
Low-Output Skew Typ 15 ps for Clock-Distribution Applications
.
VBB Reference Voltage Output for Single-Ended Clocking
.
Available in a 32-Pin LQFP Package
.
Frequency Range From DC to 3.5 GHz
.
Pin-to-Pin Compatible With MC100 Series EP111, ES6111, LVEP111, PTN1111
CDCLVP110中文资料参数规格
封装参数

安装方式 Surface Mount

封装 QFP

外形尺寸

封装 QFP

其他

产品生命周期 正在供货

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

数据手册

在线购买CDCLVP110
型号: CDCLVP110
制造商: TI 德州仪器
描述:1:10 LVPECL/HSTL 至 LVPECL 时钟驱动器
替代型号CDCLVP110
型号/品牌 代替类型 替代型号对比

CDCLVP110

TI 德州仪器

当前型号

当前型号

CDCP1803

德州仪器

功能相似

CDCLVP110和CDCP1803的区别

CDCLVP215

德州仪器

功能相似

CDCLVP110和CDCLVP215的区别

CDCVF111

德州仪器

功能相似

CDCLVP110和CDCVF111的区别

锐单商城 - 一站式电子元器件采购平台