可编程低电压1:10 LVDS时钟驱动器 PROGRAMMABLE LOW-VOLTAGE 1:10 LVDS CLOCK DRIVER
The clock driver distributes one pair of differential LVDS clock inputs either CLK0 or CLK1 to 10 pairs of differential clock outputs Q0 to Q9 with minimum skew for clock distribution. The CDCLVD110A is specifically designed to drive 50-Ω transmission lines.
When the control enable is high EN = 1, the 10 differential outputs are programmable in that each output can be individually enabled or disabled
3-stated according to the first 10 bits loaded into the shift register. Once the shift register is loaded, the last bit selects either CLK0 or CLK1 as the clock input. However, when EN = 0, the outputs are not programmable and all outputs are enabled.
The CDCLVD110A has an improved start-up circuit that minimizes enabling time in AC- and DC-coupled systems.
The CDCLVD110A is characterized for operation from –40°C to 85°C.
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
CDCLVD110A TI 德州仪器 | 当前型号 | 当前型号 |
CDCLVD2108 德州仪器 | 功能相似 | CDCLVD110A和CDCLVD2108的区别 |
CDCLVD1204 德州仪器 | 功能相似 | CDCLVD110A和CDCLVD1204的区别 |
CDCLVD1216 德州仪器 | 功能相似 | CDCLVD110A和CDCLVD1216的区别 |