DS90CR482VS/NOPB

DS90CR482VS/NOPB图片1
DS90CR482VS/NOPB图片2
DS90CR482VS/NOPB图片3
DS90CR482VS/NOPB图片4
DS90CR482VS/NOPB图片5
DS90CR482VS/NOPB图片6
DS90CR482VS/NOPB图片7
DS90CR482VS/NOPB图片8
DS90CR482VS/NOPB图片9
DS90CR482VS/NOPB图片10
DS90CR482VS/NOPB图片11
DS90CR482VS/NOPB图片12
DS90CR482VS/NOPB概述

48 位 LVDS 频道链接解串器 - 65 - 112MHz 100-TQFP -10 to 70

The DS90CR481 transmitter converts 48 bits of CMOS/TTL data into eight LVDS Low Voltage Differential Signaling data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a ninth LVDS link. Every cycle of the transmit clock 48 bits of input data are sampled and transmitted. The DS90CR482 receiver converts the LVDS data streams back into 48 bits of LVCMOS/TTL data. At a transmit clock frequency of 112MHz, 48 bits of TTL data are transmitted at a rate of 672Mbps per LVDS data channel. Using a 112MHz clock, the data throughput is 5.38Gbit/s 672Mbytes/s. At a transmit clock frequency of 112MHz, 48 bits of TTL data are transmitted at a rate of 672Mbps per LVDS data channel. Using a 66MHz clock, the data throughput is 3.168Gbit/s 396Mbytes/s.

The multiplexing of data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal and have very limited noise rejection capability. Thus, for a 48-bit wide data and one clock, up to 98 conductors are required. With this Channel Link chipset as few as 19 conductors 8 data pairs, 1 clock pair and a minimum of one ground are needed. This provides an 80% reduction in cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables" smaller form factor.

The 48 CMOS/TTL inputs can support a variety of signal combinations. For example, 6 8-bit words or 5 9-bit byte + parity and 3 controls.

The DS90CR481/DS90CR482 chipset is improved over prior generations of Channel Link devices and offers higher bandwidth support and longer cable drive with three areas of enhancement. To increase bandwidth, the maximum clock rate is increased to 112 MHz and 8 serialized LVDS outputs are provided. Cable drive is enhanced with a user selectable pre-emphasis feature that provides additional output current during transitions to counteract cable loading effects. Optional DC balancing on a cycle-to-cycle basis, is also provided to reduce ISI Inter-Symbol Interference. With pre-emphasis and DC balancing, a low distortion eye-pattern is provided at the receiver end of the cable. A cable deskew capability has been added to deskew long cables of pair-to-pair skew of up to +/−1 LVDS data bit time up to 80 MHz Clock Rate. These three enhancements allow cables 5+ meters in length to be driven.

The chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

DS90CR482VS/NOPB中文资料参数规格
技术参数

电源电压DC 3.30 V

输出接口数 48

耗散功率 2.3 W

数据速率 672 Mbps

功耗 825 W

输入电压Min 100 mV

输入电流Min 15 μA

输入数 8

工作温度Max 70 ℃

工作温度Min -10 ℃

耗散功率Max 2300 mW

电源电压 3V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 3 V

封装参数

安装方式 Surface Mount

引脚数 100

封装 TQFP-100

外形尺寸

长度 14 mm

宽度 14 mm

高度 1 mm

封装 TQFP-100

物理参数

工作温度 -10℃ ~ 70℃ TA

其他

产品生命周期 Active

包装方式 Tray

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 5A991.b.1

数据手册

DS90CR482VS/NOPB引脚图与封装图
DS90CR482VS/NOPB引脚图
DS90CR482VS/NOPB封装焊盘图
在线购买DS90CR482VS/NOPB
型号: DS90CR482VS/NOPB
制造商: TI 德州仪器
描述:48 位 LVDS 频道链接解串器 - 65 - 112MHz 100-TQFP -10 to 70
替代型号DS90CR482VS/NOPB
型号/品牌 代替类型 替代型号对比

DS90CR482VS/NOPB

TI 德州仪器

当前型号

当前型号

DS90CR482VS

德州仪器

完全替代

DS90CR482VS/NOPB和DS90CR482VS的区别

DS90CR482VSX/NOPB

德州仪器

类似代替

DS90CR482VS/NOPB和DS90CR482VSX/NOPB的区别

锐单商城 - 一站式电子元器件采购平台