EPM570M256C5N

EPM570M256C5N图片1
EPM570M256C5N图片2
EPM570M256C5N图片3
EPM570M256C5N图片4
EPM570M256C5N图片5
EPM570M256C5N图片6
EPM570M256C5N图片7
EPM570M256C5N图片8
EPM570M256C5N概述

CPLD - 复杂可编程逻辑器件 CPLD - MAX II 440 Macro 160 IO

* Low-cost, low-power CPLD * Instant-on, non Volatile architecture * Standby current as low as 25 µA * Provides fast propagation delay and clock-to-output times * Provides four global clocks with two clocks available per logic array block LAB * UFM block up to 8 Kbits for non Volatile storage * MultiVolt core enabling external supply voltages to the device of either 3.3 V/2.5 V or 1.8 V * MultiVolt I/O interface supporting 3.3 V, 2.5 V, 1.8 V, and 1.5 V logic levels * Bus-friendly architecture including programmable slew rate, drive strength, bus-hold, and programmable pull-up resistors * Schmitt triggers enabling noise tolerant inputs programmable per pin * I/Os are fully compliant with the Peripheral Component Interconnect Special Interest Group PCI SIG PCI Local Bus Specification, Revision 2.2 for 3.3 V operation at 66 MHz * Supports hot-socketing * Built-in Joint Test Action Group JTAG boundary-scan test BST circuitry compliant with IEEE Std. 1149.1-1990 * ISP circuitry compliant with IEEE Std. 1532

EPM570M256C5N中文资料参数规格
技术参数

频率 304 MHz

电源电压DC 3.30 V

I/O引脚数 160

工作温度Max 85 ℃

工作温度Min 0 ℃

封装参数

安装方式 Surface Mount

引脚数 256

封装 BGA-256

外形尺寸

高度 0.85 mm

封装 BGA-256

物理参数

工作温度 0℃ ~ 85℃ TJ

其他

产品生命周期 Active

包装方式 Tray

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

数据手册

EPM570M256C5N引脚图与封装图
EPM570M256C5N引脚图
EPM570M256C5N封装图
EPM570M256C5N封装焊盘图
在线购买EPM570M256C5N
型号: EPM570M256C5N
制造商: Altera 阿尔特拉
描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 440 Macro 160 IO

锐单商城 - 一站式电子元器件采购平台