GAL22V10B-25LP

GAL22V10B-25LP图片1
GAL22V10B-25LP概述

EE PLD, 25ns, PDIP24 EE PLD, 25ns, PDIP24

Description

The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable E2 floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much less power when compared to bipolar 22V10 devices. E2 technology offers high speed <100ms erase times, providing the ability to reprogram or reconfigure the device quickly and efficiently.

Features

• HIGH PERFORMANCE E2CMOS®TECHNOLOGY

— 4 ns Maximum Propagation Delay

— Fmax = 250 MHz

— 3.5 ns Maximum from Clock Input to Data Output

— UltraMOS®Advanced CMOS Technology

• ACTIVE PULL-UPS ON ALL PINS

• COMPATIBLE WITH STANDARD 22V10 DEVICES

— Fully Function/Fuse-Map/Parametric Compatible with Bipolar and UVCMOS 22V10 Devices

• 50% to 75% REDUCTION IN POWER VERSUS BIPOLAR

— 90mA Typical Icc on Low Power Device

— 45mA Typical Icc on Quarter Power Device

•E2CELL TECHNOLOGY

— Reconfigurable Logic

— Reprogrammable Cells

— 100% Tested/100% Yields

— High Speed Electrical Erasure <100ms

— 20 Year Data Retention

• TEN OUTPUT LOGIC MACROCELLS

— Maximum Flexibility for Complex Logic Designs

• PRELOAD AND POWER-ON RESET OF REGISTERS

— 100% Functional Testability

• APPLICATIONS INCLUDE:

— DMA Control

— State Machine Control

— High Speed Graphics Processing

— Standard Logic Speed Upgrade

• ELECTRONIC SIGNATURE FOR IDENTIFICATION

GAL22V10B-25LP中文资料参数规格
技术参数

电源电压 5 V

封装参数

安装方式 Through Hole

封装 PDIP

外形尺寸

封装 PDIP

其他

产品生命周期 Obsolete

符合标准

RoHS标准 Non-Compliant

数据手册

在线购买GAL22V10B-25LP
型号: GAL22V10B-25LP
制造商: Lattice Semiconductor 莱迪思
描述:EE PLD, 25ns, PDIP24 EE PLD, 25ns, PDIP24
替代型号GAL22V10B-25LP
型号/品牌 代替类型 替代型号对比

GAL22V10B-25LP

Lattice Semiconductor 莱迪思

当前型号

当前型号

GAL22V10D-25QPN

莱迪思

功能相似

GAL22V10B-25LP和GAL22V10D-25QPN的区别

GAL22V10D-25LPNI

莱迪思

功能相似

GAL22V10B-25LP和GAL22V10D-25LPNI的区别

锐单商城 - 一站式电子元器件采购平台