IDT2308-2DCG

IDT2308-2DCG图片1
IDT2308-2DCG图片2
IDT2308-2DCG概述

3.3V零延迟时钟乘法器 3.3V ZERO DELAY CLOCK MULTIPLIER

DESCRIPTION:

The IDT2308 is a high-speed phase-lock loop PLL clock multiplier. It is designed to address high-speed clock distribution and multiplication applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz.

The IDT2308 has two banks of four outputs each that are controlled via two select addresses. By proper selection of input addresses, both banks can be put in tri-state mode. In test mode, the PLL is turned off, and the input clock directly drives the outputs for system testing purposes. In the absence of an input clock, the IDT2308 enters power down, and the outputs are tri-stated. In this mode, the device will draw less than 25µA.

FEATURES:

• Phase-Lock Loop Clock Distribution for Applications ranging from 10MHz to 133MHz operating frequency

• Distributes one clock input to two banks of four outputs

• Separate output enable for each output bank

• External feedback FBK pin is used to synchronize the outputs to the clock input

• Output Skew <200 ps

• Low jitter <200 ps cycle-to-cycle

• 1x, 2x, 4x output options see table:

   – IDT2308-1 1x

   – IDT2308-2 1x, 2x

   – IDT2308-3 2x, 4x

   – IDT2308-4 2x

   – IDT2308-1H, -2H, and -5H for High Drive

• No external RC network required

• Operates at 3.3V VDD

• Available in SOIC and TSSOP packages

APPLICATIONS:

• SDRAM

• Telecom

• Datacom

• PC Motherboards/Workstations

• Critical Path Delay Designs

IDT2308-2DCG中文资料参数规格
封装参数

安装方式 Surface Mount

封装 SOIC-16

外形尺寸

封装 SOIC-16

其他

产品生命周期 Unknown

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

数据手册

在线购买IDT2308-2DCG
型号: IDT2308-2DCG
制造商: Integrated Device Technology 艾迪悌
描述:3.3V零延迟时钟乘法器 3.3V ZERO DELAY CLOCK MULTIPLIER

锐单商城 - 一站式电子元器件采购平台