ISPLSI2032VE-110LTN44

ISPLSI2032VE-110LTN44图片1
ISPLSI2032VE-110LTN44概述

EE PLD, 13ns, 32-Cell, CMOS, PQFP44, 10 X 10MM, 0.8MM PITCH, LEAD FREE, TQFP-44

Description

The ispLSI 2032VE is a High Density Programmable Logic Device that can be used in both 3.3V and 5V systems. The device contains 32 Registers, 32 Universal I/O pins, two Dedicated Input Pins, three Dedicated Clock Input Pins, one dedicated Global OE input pin and a Global Routing Pool GRP. The GRP provides complete interconnectivity between all of these elements. The ispLSI 2032VE features in-system programmability through the Boundary Scan Test Access Port TAP and is 100% IEEE 1149.1 Boundary Scan Testable. The ispLSI 2032VE offers non-volatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems.

Features

• SuperFAST HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC

   — 1000 PLD Gates

   — 32 I/O Pins, Two Dedicated Inputs

   — 32 Registers

   — High Speed Global Interconnect

   — Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

   — Small Logic Block Size for Random Logic

   — 100% Functional, JEDEC and Pinout Compatible with ispLSI 2032V Devices

• 3.3V LOW VOLTAGE 2032 ARCHITECTURE

   — Interfaces With Standard 5V TTL Devices

• HIGH PERFORMANCE E2CMOS® TECHNOLOGY

   — fmax = 300 MHz Maximum Operating Frequency

   — tpd = 3.0 ns Propagation Delay

   — Electrically Erasable and Reprogrammable

   — Non-Volatile

   — 100% Tested at Time of Manufacture

   — Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

   — 3.3V In-System Programmability Using Boundary Scan Test Access Port TAP

   — Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

   — Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

   — Reprogram Soldered Devices for Faster Prototyping

• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE

• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

   — Enhanced Pin Locking Capability

   — Three Dedicated Clock Input Pins

   — Synchronous and Asynchronous Clocks

   — Programmable Output Slew Rate Control

   — Flexible Pin Placement

   — Optimized Global Routing Pool Provides Global Interconnectivity

   — Lead-Free Package Options

ISPLSI2032VE-110LTN44中文资料参数规格
技术参数

逻辑门个数 1000

封装参数

安装方式 Surface Mount

封装 TQFP

外形尺寸

封装 TQFP

其他

产品生命周期 Active

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

数据手册

在线购买ISPLSI2032VE-110LTN44
型号: ISPLSI2032VE-110LTN44
制造商: Lattice Semiconductor 莱迪思
描述:EE PLD, 13ns, 32-Cell, CMOS, PQFP44, 10 X 10MM, 0.8MM PITCH, LEAD FREE, TQFP-44
替代型号ISPLSI2032VE-110LTN44
型号/品牌 代替类型 替代型号对比

ISPLSI2032VE-110LTN44

Lattice Semiconductor 莱迪思

当前型号

当前型号

ISPLSI2032VE-110LT44

莱迪思

完全替代

ISPLSI2032VE-110LTN44和ISPLSI2032VE-110LT44的区别

ISPLSI2032VE-180LT44I

莱迪思

完全替代

ISPLSI2032VE-110LTN44和ISPLSI2032VE-180LT44I的区别

ISPLSI2032VE-180LTN44I

莱迪思

完全替代

ISPLSI2032VE-110LTN44和ISPLSI2032VE-180LTN44I的区别

锐单商城 - 一站式电子元器件采购平台