74HC107D,652

74HC107D,652概述

NXP  74HC107D,652  触发器, 互补输出, 负沿, JK, 78 MHz, 25 mA, SOIC, 14 引脚

The 74HC107D is a dual negative edge triggered JK Flip-flop featuring individual J and K inputs, clock CP\\ and reset R\\ inputs and complementary Q and Q\ outputs. The reset is an asynchronous active low input and operates independently of the clock input. The J and K inputs control the state changes of the flip-flop. The J and K inputs must be stable one set-up time prior to the high-to-low clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.

.
CMOS Input levels
.
Complies with JEDEC standard No. 7A
74HC107D,652数据文档
型号 品牌 下载
74HC107D,652

NXP 恩智浦

下载
74HC08D

NXP 恩智浦

下载
74HC4066D

NXP 恩智浦

下载
74HC595D

NXP 恩智浦

下载
74HC74D

NXP 恩智浦

下载
74HC14D

NXP 恩智浦

下载
74HC137D

NXP 恩智浦

下载
74HC138DT

NXP 恩智浦

下载
74HC245PW

NXP 恩智浦

下载
74HC4051D

NXP 恩智浦

下载
74HC7541DB,112

NXP 恩智浦

下载

 锐单商城 - 一站式电子元器件采购平台  

 深圳锐单电子有限公司