74HC174PW-Q100J

74HC174PW-Q100J概述

Flip Flop D-Type Bus Interface Pos-Edge 1Element Automotive 16Pin TSSOP T/R

General description

The 74HC174-Q100; 74HCT174-Q100 are hex positive edge-triggered D-type flip-flops with individual data inputs Dn and outputs Qn. The common clock CP and master reset MR inputs load and reset all flip-flops simultaneously. The D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition is stored in the flip-flop and appears at the Q output. A LOW on MR causes the flip-flops and outputs to be reset LOW. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.

Features and benefits

Automotive product qualification in accordance with AEC-Q100 Grade 1

  Specified from -40℃ to +85℃ and from -40℃ to +125℃

Input levels:

  For 74HC174-Q100: CMOS level

  For 74HCT174-Q100: TTL level

Six edge-triggered D-type flip-flops

Asynchronous master reset

Complies with JEDEC standard no. 7A

ESD protection:

  MIL-STD-883, method 3015 exceeds 2000 V

  HBM JESD22-A114F exceeds 2000 V

  MM JESD22-A115-A exceeds 200 V C = 200 pF, R = 0 

Multiple package options

74HC174PW-Q100J数据文档
型号 品牌 下载
74HC174PW-Q100J

NXP 恩智浦

下载
74HC08D

NXP 恩智浦

下载
74HC4066D

NXP 恩智浦

下载
74HC595D

NXP 恩智浦

下载
74HC74D

NXP 恩智浦

下载
74HC14D

NXP 恩智浦

下载
74HC137D

NXP 恩智浦

下载
74HC138DT

NXP 恩智浦

下载
74HC245PW

NXP 恩智浦

下载
74HC4051D

NXP 恩智浦

下载
74HC7541DB,112

NXP 恩智浦

下载

锐单商城 - 一站式电子元器件采购平台