CDCLVP2102RGTT

CDCLVP2102RGTT概述

TEXAS INSTRUMENTS  CDCLVP2102RGTT  芯片, 时钟缓冲器, 双, 1:2, LVPECL, 16QFN

The is a highly versatile low additive Jitter Buffer can generate four copies of LVPECL clock outputs from two LVPECL, LVDS or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2GHz. Each buffer block consists of one input that feeds two LVPECL outputs. The overall additive jitter performance is less than 0.1ps, RMS from 10kHz to 20MHz and overall output skew is as low as 10ps, making the device a perfect choice for use in demanding applications. The CDCLVP2102 clock buffer distributes two clock inputs IN0, IN1 to four pairs of differential LVPECL clock outputs OUT0, OUT3 with minimum skew for clock distribution. Each buffer block consists of one input that feeds two LVPECL clock outputs. The inputs can be LVPECL, LVDS or LVCMOS/LVTTL. The CDCLVP2102 is specifically designed for driving 50R transmission lines.

.
1:2 Differential buffer
.
Two clock inputs
.
Universal inputs can accept LVPECL, LVDS, LVCMOS/LVTTL
.
Four LVPECL outputs
.
2GHz Maximum clock frequency
.
48mA Maximum core current consumption
.
<100fs Very low additive jitter
.
10ps Maximum output skew
.
Green product and no Sb/Br

Device has limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

CDCLVP2102RGTT数据文档
型号 品牌 下载
CDCLVP2102RGTT

TI 德州仪器

下载
CDCLVD1213RGTT

TI 德州仪器

下载
CDCLVC1102PW

TI 德州仪器

下载
CDCLVC1104PW

TI 德州仪器

下载
CDCLVC1104PWR

TI 德州仪器

下载
CDCLVC1106PW

TI 德州仪器

下载
CDCLVD2102RGTT

TI 德州仪器

下载
CDCLVD110VF

TI 德州仪器

下载
CDCLVD1204RGTT

TI 德州仪器

下载
CDCLVD1204RGTR

TI 德州仪器

下载
CDCLVD1208RHDT

TI 德州仪器

下载

锐单商城 - 一站式电子元器件采购平台