133MHz LVDS 48 位频道链接串行器 100-TQFP -10 to 70
The DS90CR485 serializes the 24 LVCMOS/LVTTL double edge inputs 48 bits data latched in per clock cycle onto 8 Low Voltage Differential Signaling LVDS streams. A phase-locked transmit clock is also in parallel with the data streams over a 9th LVDS link. The reduction of the wide TTL bus to a few LVDS lines reduces cable and connector size and cost. The double edge input strobes data on both the rising and falling edges of the clock. This minimizes the pin count required and simplifies PCB routing between the host chip and the serializer.
This chip is an ideal solution to solve EMI and interconnect size problems for high throughput point-to-point applications.
The DS90CR485 is intended for use with the DS90CR486 Channel-Link receiver. It is also backward compatible with other Channel-Link receiver such as the DS90CR482 and DS90CR484.
For more details, please refer to the section of this datasheet.
型号 | 品牌 | 下载 |
---|---|---|
DS90CR485VS/NOPB | TI 德州仪器 | 下载 |
DS9034PCX+ | Maxim Integrated 美信 | 下载 |
DS90C385AMTX | National Semiconductor 美国国家半导体 | 下载 |
DS90CF386MTDX | National Semiconductor 美国国家半导体 | 下载 |
DS90LV031TMX | National Semiconductor 美国国家半导体 | 下载 |
DS9094F+ | Maxim Integrated 美信 | 下载 |
DS9098P-TRL+ | Maxim Integrated 美信 | 下载 |
DS90CR285MTD/NOPB | TI 德州仪器 | 下载 |
DS90LV048ATM | TI 德州仪器 | 下载 |
DS90CR286AMTD/NOPB | TI 德州仪器 | 下载 |
DS90LV032ATMTC/NOPB | TI 德州仪器 | 下载 |