具有三态输出的亚稳电阻八路 D 类双组触发器
The is an 8-bit dual-rank synchronizer circuit designed specifically for data synchronization applications where the normal setup and hold time specifications are frequently violated.
Synchronization of two digital signals operating at different frequencies is a common system problem. This problem is typically solved by synchronizing one of the signals to the local clock through a flip-flop. This solution, however, causes the setup and hold time specifications associated with the flip-flop to be violated. When the setup or hold time specification is violated, the output response is uncertain.
A flip-flop is metastable if its output hangs up in the region between VIL and VIH. The metastable condition lasts until the flip-flop recovers into one of its two stable states. With conventional flip-flops, this recovery time can be longer than the specified maximum propagation delay.
The problem of metastability is typically solved by adding an additional layer of synchronization. This type of dual ranking is employed in the 74ACT11478. The probability of the second stage entering the metastable state is exponentially reduced by this dual-rank architecture. The 74ACT11478 provides a one-chip solution for system designers in asynchronous applications.
The 74ACT11478 is characterized for operation from - 40°C to 85°C.
型号 | 品牌 | 下载 |
---|---|---|
74ACT11478 | TI 德州仪器 | 下载 |
74ACT16244DL | TI 德州仪器 | 下载 |
74ACT244MTC | Fairchild 飞兆/仙童 | 下载 |
74ACT244SC | Fairchild 飞兆/仙童 | 下载 |
74ACT244SCX | Fairchild 飞兆/仙童 | 下载 |
74ACT541MTC | Fairchild 飞兆/仙童 | 下载 |
74AC244SC | Fairchild 飞兆/仙童 | 下载 |
74ACT541SC | Fairchild 飞兆/仙童 | 下载 |
74ACT11244DW | TI 德州仪器 | 下载 |
74ACT245SCX | Fairchild 飞兆/仙童 | 下载 |
74AC245SCX | Fairchild 飞兆/仙童 | 下载 |