200 MHz的时钟发生器PLL 200 MHz Clock Generator PLL
GENERAL DESCRIPTION
The ADF4001 clock generator can be used to implement clock sources for PLLs that require very low noise, stable reference signals. It consists of a low noise digital PFD phase frequency detector, a precision charge pump, a programmable reference divider, and a programmable 13-bit N counter. In addition, the 14-bit reference counter R counter allows selectable REFIN frequencies at the PFD input. A complete PLL phase-locked loop can be implemented if the synthesizer is used with an external loop filter and VCO voltage controlled oscillator or VCXO voltage controlled crystal oscillator. The N minimum value of 1 allows flexibility in clock generation.
FEATURES
200 MHz Bandwidth
2.7 V to 5.5 V Power Supply
Separate Charge Pump Supply VP Allows Extended Tuning Voltage in 5 V Systems
Programmable Charge Pump Currents
3-Wire Serial Interface
Hardware and Software Power-Down Mode
Analog and Digital Lock Detect
Hardware Compatible to the ADF4110/ADF4111/ADF4112/ADF4113
Typical Operating Current 4.5 mA
Ultralow Phase Noise
16-Lead TSSOP
20-Lead LFCSP
APPLICATIONS
Clock Generation
Low Frequency PLLs
Low Jitter Clock Source
Clock Smoothing
Frequency Translation
SONET, ATM, ADM, DSLAM, SDM
型号 | 品牌 | 下载 |
---|---|---|
ADF4001BRUZ-R7 | ADI 亚德诺 | 下载 |
ADF4355-2BCPZ-RL7 | ADI 亚德诺 | 下载 |
ADF4355-2BCPZ | ADI 亚德诺 | 下载 |
ADF4001BRUZ | ADI 亚德诺 | 下载 |
ADF4107BRUZ | ADI 亚德诺 | 下载 |
ADF4111BRUZ | ADI 亚德诺 | 下载 |
ADF4112BRU | ADI 亚德诺 | 下载 |
ADF4252BCPZ-R7 | ADI 亚德诺 | 下载 |
ADF4158CCPZ | ADI 亚德诺 | 下载 |
ADF4351BCPZ | ADI 亚德诺 | 下载 |
ADF4360-2BCPZ | ADI 亚德诺 | 下载 |