SN74HC109NS

SN74HC109NS概述

Flip Flop JK# -Type Pos-Edge 2Element 16Pin SOP Tube

description/ordering information

These devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset PRE or clear CLR inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive high, data at the J and K inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock CLK pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the J and K inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K and tying J high. They also can perform as D-type flip-flops if J and K are tied together.

● Wide Operating Voltage Range of 2 V to 6 V

● Low Input Current of 1 µA Max

● High-Current Outputs Drive Up To 10 LSTTL Loads

● Low Power Consumption, 40-µA Max ICC

● Typical tpd = 12 ns

● ±4-mA Output Drive at 5 V

SN74HC109NS数据文档
型号 品牌 下载
SN74HC109NS

TI 德州仪器

下载
SN74CB3T3383DW

TI 德州仪器

下载
SN74CBT16212ADLRG4

TI 德州仪器

下载
SN74CB3T3383DWR

TI 德州仪器

下载
SN74CBTLV3383PW

TI 德州仪器

下载
SN74CBT16212AZQLR

TI 德州仪器

下载
SN74CBT3383DBQR

TI 德州仪器

下载
SN74CB3T3383PW

TI 德州仪器

下载
SN74CBTLV3383PWE4

TI 德州仪器

下载
SN74CBT3383DBR

TI 德州仪器

下载
SN74CB3T3383PWR

TI 德州仪器

下载

锐单商城 - 一站式电子元器件采购平台