74LVC1G08GW,125

74LVC1G08GW,125概述

NXP  74LVC1G08GW,125.  芯片, 与门, 1输入, TSSOP-5

The 74LVC1G08GW is a single 2-input AND Gate with inputs can be driven from either 3.3V or 5V devices. This feature allows the use of these devices as translators in mixed 3.3V and 5V applications. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall time. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

.
High noise immunity
.
Complies with JEDEC standard - JESD8-7, JESD8-5 and JESD8-B/JESD36
.
±24mA Output drive VCC = 3V
.
CMOS low power consumption
.
Latch-up performance exceeds 250mA
.
Direct interface with TTL levels
.
Inputs accept voltages up to 5V
.
ESD protection - HBM JESD22-A114F exceeds 2000V, MM JESD22-A115-A exceeds 200V
74LVC1G08GW,125数据文档
型号 品牌 下载
74LVC1G08GW,125

NXP 恩智浦

下载
74LVC1GX04GW-Q100H

NXP 恩智浦

下载
74LVC1GX04GV-Q100H

NXP 恩智浦

下载
74LVC1GX04DCKRE4

TI 德州仪器

下载
74LVC1G125GW

NXP 恩智浦

下载
74LVC245APW

NXP 恩智浦

下载
74LVC1GX04DBVTG4

TI 德州仪器

下载
74LVC541APW,112

NXP 恩智浦

下载
74LVCH244APW,118

NXP 恩智浦

下载
74LVT126PW,112

NXP 恩智浦

下载
74LVC14AD

Philips 飞利浦

下载

锐单商城 - 一站式电子元器件采购平台