MICRON MT46V32M16P-5B IT 芯片, 存储器, SDRAM, DDR, 512MB, 66TSOP
The is a Double Data Rate DDR SDRAM uses double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR SDRAM effectively consists of a single 2n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and two corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. A bidirectional data strobe DQS is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR SDRAM during reads and by the memory controller during writes. DQS is edge-aligned with data for reads and centre-aligned with data for writes. The x16 offering has two data strobes, one for the lower -byte and one for the upper -byte.
型号 | 品牌 | 下载 |
---|---|---|
MT46V32M16P-5B IT | Micron 镁光 | 下载 |
MT46V128M4TG-6T:D TR | Micron 镁光 | 下载 |
MT46V128M4FN-6:D TR | Micron 镁光 | 下载 |
MT46V128M4FN-5B:D TR | Micron 镁光 | 下载 |
MT46V128M4TG-5B:D TR | Micron 镁光 | 下载 |
MT46V64M8TG-5B:D TR | Micron 镁光 | 下载 |
MT46H16M32LFB5-5 IT:C TR | Micron 镁光 | 下载 |
MT46V16M16P-5B XIT:M TR | Micron 镁光 | 下载 |
MT46V64M8P-5B:J TR | Micron 镁光 | 下载 |
MT46H16M32LFB5-6 AIT:C TR | Micron 镁光 | 下载 |
MT46V16M16P-5B AIT:M TR | Micron 镁光 | 下载 |