TMS320C6415TBCLZ7

TMS320C6415TBCLZ7概述

定点数字信号处理器 FIXED-POINT DIGITAL SIGNAL PROCESSORS

* Highest-Performance Fixed-Point DSPs * 1.67-/1.39-/1.17-/1-ns Instruction Cycle * 600-/720-/850-MHz, 1-GHz Clock Rate * Eight 32-Bit Instructions/Cycle * Twenty-Eight Operations/Cycle * 4800, 5760, 6800, 8000 MIPS * Fully Software-Compatible With C62x™ * C6414/15/16 Devices Pin-Compatible * Extended Temperature Devices Available * Veloci.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-WordVLIW TMS320C64x™ DSP Core * Eight Highly Independent Functional Units With VelociTI.2™ Extensions: * Six ALUs 32-/40-Bit, Each Supports Single 32-Bit, Dual 16-Bit, orQuad 8-Bit Arithmetic per Clock Cycle * Two Multipliers Support Four 16 x 16-Bit Multiplies 32-Bit Resultsper Clock Cycle or Eight 8 x 8-Bit Multiplies 16-Bit Results per ClockCycle * Non-Aligned Load-Store Architecture * 64 32-Bit General-Purpose Registers * Instruction Packing Reduces Code Size * All Instructions Conditional * Instruction Set Features * Byte-Addressable 8-/16-/32-/64-Bit Data * 8-Bit Overflow Protection * Bit-Field Extract, Set, Clear * Normalization, Saturation, Bit-Counting * VelociTI.2™ Increased Orthogonality * VCP [C6416T Only] * Supports Over 833 7.95-Kbps AMR * Programmable Code Parameters * TCP [C6416T Only] * Supports up to 10 2-Mbps or 60 384-Kbps 3GPP 6 Iterations * Programmable Turbo Code and Decoding Parameters * L1/L2 Memory Architecture * 128K-Bit 16K-Byte L1P Program CacheDirect Mapped * 128K-Bit 16K-Byte L1D Data Cache 2-Way Set-Associative * 8M-Bit 1024K-Byte L2 Unified Mapped RAM/Cache Flexible Allocation * Two External Memory Interfaces EMIFs * One 64-Bit EMIFA, One 16-Bit EMIFB * Glueless Interface to Asynchronous Memories SRAM and EPROM and Synchronous Memories SDRAM, SBSRAM, ZBT SRAM, and FIFO * 1280M-Byte Total Addressable External Memory Space * Enhanced Direct-Memory-Access EDMA Controller 64 Independent Channels * Host-Port Interface HPI * User-Configurable Bus Width 32-/16-Bit * 32-Bit/33-MHz, 3.3-V PCI Master/Slave Interface Conforms to PCISpecification 2.2 [C6415T/C6416T] * Three PCI Bus Address Registers:     Prefetchable Memory     Non-Prefetchable Memory I/O * Four-Wire Serial EEPROM Interface * PCI Interrupt Request Under DSP Program Control * DSP Interrupt Via PCI I/O Cycle * Three Multichannel Buffered Serial Ports * Direct Interface to T1/E1, MVIP, SCSA Framers * Up to 256 Channels Each * ST-Bus-Switching-, AC97-Compatible * Serial Peripheral Interface SPI Compatible Motorola™ * Three 32-Bit General-Purpose Timers * UTOPIA [C6415T/C6416T] * UTOPIA Level 2 Slave ATM Controller * 8-Bit Transmit and Receive Operations up to 50 MHz per Direction * User-Defined Cell Format up to 64 Bytes * Sixteen General-Purpose I/O GPIO Pins * Flexible PLL Clock Generator * IEEE-1149.1 JTAGBoundary-Scan-Compatible * 532-Pin Ball Grid Array BGA Package GLZ and ZLZ Suffixes, 0.8-mm BallPitch * 0.09-µm/7-Level C_u_ Metal Process CMOS * 3.3-V I/Os, 1.1-V Internal 600 MHz * 3.3-V I/Os, 1.2-V Internal 720/850 MHZ, 1 GHz

TMS320C6415TBCLZ7数据文档
型号 品牌 下载
TMS320C6415TBCLZ7

TI 德州仪器

下载
TMS320F28035PAG

TI 德州仪器

下载
TMS320C54CSTPGE

TI 德州仪器

下载
TMS320C25FNL

TI 德州仪器

下载
TMS320C6424ZWTQ6

TI 德州仪器

下载
TMS320C6455BCTZ

TI 德州仪器

下载
TMS320F2812GHHA

TI 德州仪器

下载
TMS320C6748EZWTD4

TI 德州仪器

下载
TMS320VC33PGEA120

TI 德州仪器

下载
TMS320C6674ACYPA

TI 德州仪器

下载
TMS320C6678ACYPA

TI 德州仪器

下载

锐单商城 - 一站式电子元器件采购平台