74AUP2G07GW

74AUP2G07GW概述

Buffer, AUP/ULP/V Series, 2-Func, 1-Input, CMOS, PDSO6

The is a low-power dual non-inverting Buffer with open-drain output. The output of the device is an open drain and can be connected to other open-drain outputs to implement active-LOW wired-OR or active-HIGH wired-AND functions. Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 to 3.6V. This device ensures very low static and dynamic power consumption across the entire VCC range from 0.8 to 3.6V. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

.
High noise immunity
.
IOFF circuitry provides partial power-down mode operation
.
Complies with JEDEC standards
.
Low static power consumption, ICC = 0.9µA maximum
.
Latch-up performance exceeds 100mA per JESD 78 class II
.
Inputs accept voltages up to 3.6V
.
Low noise overshoot and undershoot <10% of VCC
74AUP2G07GW数据文档
型号 品牌 下载
74AUP2G07GW

Nexperia 安世

下载
74AUP1G80GS,132

NXP 恩智浦

下载
74AUP1G80GW

NXP 恩智浦

下载
74AUP1G34GW

NXP 恩智浦

下载
74AUP1G80GW,125

NXP 恩智浦

下载
74AUP1G373GW

NXP 恩智浦

下载
74AUP1G38GW

NXP 恩智浦

下载
74AUP1G86GS

NXP 恩智浦

下载
74AUP1G97GW

NXP 恩智浦

下载
74AUP1G58GW

NXP 恩智浦

下载
74AUP1G98GW

NXP 恩智浦

下载

锐单商城 - 一站式电子元器件采购平台