LP2996MX/NOPB

LP2996MX/NOPB概述

具有 DDR2 关断引脚的 1.5A DDR 终端稳压器 8-SOIC 0 to 125

The LP2996-N and LP2996A linear regulators are designed to meet the JEDEC SSTL-2 specifications for termination of DDR-SDRAM. The device also supports DDR2, while LP2996A supports DDR3 and DDR3L VTT bus termination with VDDQ minimum of 1.35 V. The device contains a high-speed operational amplifier to provide excellent response to load transients. The output stage prevents shoot through while delivering 1.5-A continuous current and transient peaks up to 3 A in the application as required for DDR-SDRAM termination. The LP2996-N and LP2996A also incorporate a VSENSE pin to provide superior load regulation and a VREF output as a reference for the chipset and DIMMs.

An additional feature found on the LP2996-N and LP2996A is an active-low shutdown SD pin that provides Suspend To RAM STR functionality. When SD is pulled low the VTT output will tri-state providing a high impedance output, but VREF remains active. A power savings advantage can be obtained in this mode through lower quiescent current.

recommends the LP2998 and LP2998-Q1 devices for automotive applications and DDR applications that require operating at temperatures below zero.

WEBENCH® design tools can be used by application designers to generate, optimize, and simlulate applications using the LP2998 and LP2998-Q1.

LP2996MX/NOPB数据文档
型号 品牌 下载
LP2996MX/NOPB

TI 德州仪器

下载
LP2995MX

National Semiconductor 美国国家半导体

下载
LP2996MX

National Semiconductor 美国国家半导体

下载
LP2951CMX

National Semiconductor 美国国家半导体

下载
LP2954IMX

National Semiconductor 美国国家半导体

下载
LP29BF23CDT

CTS 西迪斯

下载
LP29BF33CDT

CTS 西迪斯

下载
LP29BF23CET

CTS 西迪斯

下载
LP29BF33CET

CTS 西迪斯

下载
LP29BF35CDT

CTS 西迪斯

下载
LP29BF35IET

CTS 西迪斯

下载

锐单商城 - 一站式电子元器件采购平台