NXP MPC5554AZP132 芯片, 微控制器, 32位, POWER, 132MHZ, BGA-416
The is a 32-bit Microcontroller a member of the MPC5500 family of microcontrollers built on the power architecture embedded technology. This family of parts has many new features coupled with high performance CMOS technology to provide significant performance improvement over the MPC500 family. The host processor core of this device complies with the power architecture embedded category that is 100% user-mode compatible including floating point library with the original PowerPC instruction set. The embedded architecture enhancements improve the performance in embedded applications. The core also has additional instructions, including digital signal processing DSP instructions, beyond the original PowerPC instruction set. The device has two levels of memory hierarchy. The fastest accesses are to the 32kB unified cache. The next level in the hierarchy contains the 64kB on-chip internal SRAM and 2MB internal flash memory.