TL16C550DRHBG4

TL16C550DRHBG4图片1
TL16C550DRHBG4图片2
TL16C550DRHBG4图片3
TL16C550DRHBG4图片4
TL16C550DRHBG4图片5
TL16C550DRHBG4图片6
TL16C550DRHBG4概述

带自动流控异步通信部件 ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROL

UART IC 1, UART Channel 16 Byte 32-VQFN 5x5


艾睿:
UART 1-CH 16Byte FIFO 2.5V/3.3V/5V 32-Pin VQFN EP Tube


安富利:
The TL16C550D and the TL16C550DI are speed and operating voltage upgrades but functional equivalents of the TL16C550C asynchronous communications element ACE, which in turn is a functional upgrade of the TL16C450. Functionally equivalent to the TL16C450 on power up character or TL16C450 mode, the TL16C550D and the TL16C550DI, like the TL16C550C, can be placed in an alternate FIFO mode. This relieves the CPU of excessive software overhead by buffering received and transmitted characters. The receiver and transmitter FIFOs store up to 16 bytes including three additional bits of error status per byte for the receiver FIFO. In the FIFO mode, there is a selectable autoflow control feature that can significantly reduce software overload and increase system efficiency by automatically controlling serial data flow using RTS\ output and CTS\ input signals.The TL16C550D and TL16C550DI perform serial-to-parallel conversions on data received from a peripheral device or modem and parallel-to-serial conversion on data received from its CPU. The CPU can read the ACE status at any time. The ACE includes complete modem control capability and a processor interrupt system that can be tailored to minimize software management of the communications link.Both the TL16C550D and the TL16C550DI ACE include a programmable baud rate generator capable of dividing a reference clock by divisors from 1 to 65535 and producing a 16× reference clock for the internal transmitter logic. Provisions are included to use this 16× clock for the receiver logic. The ACE accommodates up to a 1.5-Mbaud serial rate 24-MHz input clock so that a bit time is 667 ns and a typical character time is 6.7 ms start bit, 8 data bits, stop bit. Two of the TL16C450 terminal functions on the TL16C550D and the TL16C550DI have been changed to TXRDY\ and RXRDY\ , which provide signaling to a DMA controller.The TL16C550D is being made available in a reduced pin count package, the 32-pin RHB package. This is accomplished by eliminating some signals that are not required for some applications. These include the CS0, CS1, ADS\ , RD2, WR2, and RCLK input signals and the DDIS, TXRDY\ , RXRDY\ , OUT1\ , OUT2\ , and BAUDOUT\ output signals. There is an internal connection between BAUDOUT\ and RCLK. All of the functionality of the TL16C550D is maintained in the RHB package.The TL16C550D is being made available in a reduced pin count package, the 24-pin ZQS package. This is accomplished by eliminating some signals that are not required for some applications. These include the CS0, CS1, ADS\ , RD2, WR2, DSR\ , RI\ , DCD\ , and RCLK input signals and the DDIS, TXRDY\ , RXRDY\ , OUT1\ , OUT2\ , DTR\ , and BAUDOUT\ output signals. There is an internal connection between BAUDOUT\ and RCLK. Most of the functionality of the TL16C550D is maintained in the ZQS package, except that which involves the eliminated signals.


Verical:
UART 1-CH 16byte FIFO 2.5V/3.3V/5V 32-Pin VQFN EP Tube


TL16C550DRHBG4中文资料参数规格
技术参数

工作电压 2.50 V, 3.30 V, 5.00 V

供电电流 8 mA

通道数 1

工作温度Max 70 ℃

工作温度Min 0 ℃

电源电压 2.25V ~ 5.5V

封装参数

安装方式 Surface Mount

引脚数 32

封装 VFQFN-32

外形尺寸

封装 VFQFN-32

其他

产品生命周期 Active

包装方式 Tube

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

数据手册

TL16C550DRHBG4引脚图与封装图
TL16C550DRHBG4引脚图
TL16C550DRHBG4封装图
TL16C550DRHBG4封装焊盘图
在线购买TL16C550DRHBG4
型号: TL16C550DRHBG4
制造商: TI 德州仪器
描述:带自动流控异步通信部件 ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROL
替代型号TL16C550DRHBG4
型号/品牌 代替类型 替代型号对比

TL16C550DRHBG4

TI 德州仪器

当前型号

当前型号

TL16C550DRHB

德州仪器

完全替代

TL16C550DRHBG4和TL16C550DRHB的区别

锐单商城 - 一站式电子元器件采购平台