NXP 74HC109D,652 触发器, 互补输出, 正沿, JK, 75 MHz, SOIC, 16 引脚
The 74HC109D is a positive-edge trigger Dual J K\ Flip-flop with set and reset. This high-speed Si-gate CMOS device is pin compatible with low power Schottky TTL LSTTL. It is specified in compliance with JEDEC standard no. 7A. The dual positive-edge triggered J K\ flip-flops with individual J, K\ inputs, clock CP inputs, set SD\\ and reset RD\\ inputs, also complementary Q and Q\ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K\ inputs control the state changes of the flip-flops as described in the mode select function table. The J and K\ inputs must be stable one set-up time prior to the low-to-high clock transition for predictable operation. The J K\ design allows operation as a D-type flip-flop by tying the J and K\ inputs together. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
频率 75 MHz
电源电压DC 2.00V min
电路数 2
针脚数 16
时钟频率 81 MHz
输入电容 3.5 pF
工作温度Max 125 ℃
工作温度Min -40 ℃
电源电压 2V ~ 6V
电源电压Max 6 V
电源电压Min 2 V
安装方式 Surface Mount
引脚数 16
封装 SOIC-16
高度 1.45 mm
封装 SOIC-16
工作温度 -40℃ ~ 125℃ TA
产品生命周期 Active
包装方式 Cut Tape CT
制造应用 Computers & Computer Peripherals, Consumer Electronics, Industrial
RoHS标准 RoHS Compliant
含铅标准 Lead Free
REACH SVHC标准 No SVHC
REACH SVHC版本 2015/12/17