SN74LVC2G125DCUT

SN74LVC2G125DCUT概述

具有三态输出的双总线缓冲器门 DUAL BUS BUFFER GATE WITH 3 STATE OUTPUTS

The is a dual Bus Buffer Gate designed for 1.65 to 5.5V VCC operation. This device features dual line drivers with 3-state outputs. The outputs are disabled when the associated output-enable OE input is high. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor and the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using IOFF. The IOFF circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. This device contains dual buffer gate device with output enable control and performs the Boolean function Y = A. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor and the minimum value of the resistor is determined by the current-sinking capability of the driver.

.
IOFF Supports live insertion, partial-power-down mode and back-drive protection
.
Allows down voltage translation
.
Can be used as a down translator to translate inputs from 5.5V down to the VCC level
.
Inputs accept voltages to 5.5V
.
Latch-up performance exceeds 250mA per JESD 17
.
4.3ns at 3.3V Propagation delay tpd
.
10µA ICC Low power consumption
.
±24mA Output drive at 3.3 V
.
<0.8V at VCC = 3.3V, TA = 25°C VOLP output ground bounce
.
>2V at VCC = 3.3V, TA = 25°C VOHV output VOH undershoot
.
Green product and no Sb/Br
SN74LVC2G125DCUT数据文档
型号 品牌 下载
SN74LVC2G125DCUT

TI 德州仪器

下载
SN74CB3T3383DW

TI 德州仪器

下载
SN74CBT16212ADLRG4

TI 德州仪器

下载
SN74CB3T3383DWR

TI 德州仪器

下载
SN74CBTLV3383PW

TI 德州仪器

下载
SN74CBT16212AZQLR

TI 德州仪器

下载
SN74CBT3383DBQR

TI 德州仪器

下载
SN74CB3T3383PW

TI 德州仪器

下载
SN74CBTLV3383PWE4

TI 德州仪器

下载
SN74CBT3383DBR

TI 德州仪器

下载
SN74CB3T3383PWR

TI 德州仪器

下载

锐单商城 - 一站式电子元器件采购平台