ADC10D1500CIUT/NOPB

ADC10D1500CIUT/NOPB概述

10 位、双路 1.5GSPS 或单路 3.0GSPS 模数转换器 ADC 292-BGA -40 to 85

The ADC10D1000/1500 is the latest advance in "s Ultra-High-Speed ADC family. This low-power, high-performance CMOS analog-to-digital converter digitizes signals at 10-bit resolution for dual channels at sampling rates of up to 1.0/1.5 GSPS Non-DES Mode or for a single channel up to 2.0/3.0 GSPS DES Mode. The ADC10D1000/1500 achieves excellent accuracy and dynamic performance while dissipating less than 2.8/3.6 Watts. The product is packaged in a leaded or lead-free 292-ball thermally enhanced BGA package over the rated industrial temperature range of -40°C to +85°C.

The ADC10D1000/1500 builds upon the features, architecture and functionality of the 8-bit GHz family of ADCs. An expanded feature set includes AutoSync for multi-chip synchronization, 15-bit programmable gain and 12-bit plus sign programmable offset adjustment for each channel. The improved internal track-and-hold amplifier and the extended self-calibration scheme enable a very flat response of all dynamic parameters beyond Nyquist, producing 9.1/9.0 Effective Number of Bits ENOB with a 100 MHz input signal and a 1.0/1.5 GHz sample rate while providing a 10-18 Code Error Rate CER Dissipating a typical 2.77/3.59 Watts in Non-Demultiplex Mode at 1.0/1.5 GSPS from a single 1.9V supply, this device is specified to have no missing codes over the full operating temperature range.

Each channel has its own independent DDR Data Clock, DCLKI and DCLKQ, which are in phase when both channels are powered up, so that only one Data Clock could be used to capture all data, which is sent out at the same rate as the input sample clock. If the 1:2 Demux Mode is selected, a second 10-bit LVDS bus becomes active for each channel, such that the output data rate is sent out two times slower to relax data-capture timing requirements. The part can also be used as a single 2.0/3.0 GSPS ADC to sample one of the I or Q inputs. The output formatting can be programmed to be offset binary or two"s complement and the Low Voltage Differential Signaling LVDS digital outputs are compatible with IEEE 1596.3-1996, with the exception of an adjustable common mode voltage between 0.8V and 1.2V to allow for power reduction for well-controlled back planes.

ADC10D1500CIUT/NOPB数据文档
型号 品牌 下载
ADC10D1500CIUT/NOPB

TI 德州仪器

下载
ADC121S625EVAL/NOPB

TI 德州仪器

下载
ADC122S101EVAL

TI 德州仪器

下载
ADC16DX370EVM

TI 德州仪器

下载
ADC12D1800RFRB/NOPB

TI 德州仪器

下载
ADC12C170HFEB/NOPB

TI 德州仪器

下载
ADC12D800RFRB/NOPB

TI 德州仪器

下载
ADC14155LFEB/NOPB

TI 德州仪器

下载
ADC14C105EB/NOPB

TI 德州仪器

下载
ADC1112D125F1/DB,598

NXP 恩智浦

下载
ADC14V155HFEB/NOPB

TI 德州仪器

下载

锐单商城 - 一站式电子元器件采购平台