双JK负边沿触发触发器具有清零和预设 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
description/ordering information
The ’AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset PRE or clear CLR inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive high, data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse CLK.
AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage
Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
Balanced Propagation Delays
±24-mA Output Drive Current
– Fanout to 15 F Devices
SCR-Latchup-Resistant CMOS Process and Circuit Design
Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015
型号 | 品牌 | 下载 |
---|---|---|
CD54AC112F3A | TI 德州仪器 | 下载 |
CD54HC4049F3A | TI 德州仪器 | 下载 |
CD54HC245F | TI 德州仪器 | 下载 |
CD54ACT138F3A | TI 德州仪器 | 下载 |
CD54HC147F3A | TI 德州仪器 | 下载 |
CD54HC373F | TI 德州仪器 | 下载 |
CD54HCT688F | TI 德州仪器 | 下载 |
CD54ACT283F3A | TI 德州仪器 | 下载 |
CD54HCT688F3A | TI 德州仪器 | 下载 |
CD54HC283F3A | TI 德州仪器 | 下载 |
CD54HCT283F3A | TI 德州仪器 | 下载 |