CDCM1802

CDCM1802概述

具有可编程除法器和 LVPECL I/O + addl LVCMOS 输出的时钟缓冲器

The clock driver distributes one pair of differential clock input to one LVPECL differential clock output pair, Y0 and Y0, and one single-ended LVCMOS output, Y1. It is specifically designed for driving 50-Ω transmission lines. The LVCMOS output is delayed by 1.6 ns over the PECL output stage to minimize noise impact during signal transitions.

The CDCM1802 has two control pins, S0 and S1, to select different output mode settings. The S[1:0] pins are 3-level inputs. Additionally, an enable pin EN is provided to disable or enable all outputs simultaneously. The CDCM1802 is characterized for operation from −40°C to 85°C.

For single-ended driver applications, the CDCM1802 provides a VBB output pin that can be directly connected to the unused input as a common-mode voltage reference.

.
Distributes One Differential Clock Input to One

LVPECL Differential Clock Output and One

LVCMOS Single-Ended Output

.
Programmable Output Divider for Both LVPECL

and LVCMOS Outputs

.
1.6-ns Output Skew Between LVCMOS and

LVPECL Transitions Minimizing Noise

.
3.3-V Power Supply 2.5-V Functional
.
Signaling Rate Up to 800-MHz LVPECL

200-MHz LVCMOS

.
Differential Input Stage for Wide Common-Mode

Range Also Provides VBB Bias Voltage Output for

Single-Ended Input Signals

.
Receiver Input Threshold ±75 mV
.
16-Pin VQFN Package 3.00 mm × 3.00 mm
CDCM1802数据文档
型号 品牌 下载
CDCM1802

TI 德州仪器

下载
CDCM6208V1RGZT

TI 德州仪器

下载
CDCM61002RHBT

TI 德州仪器

下载
CDCM7005ZVA

TI 德州仪器

下载
CDCM61002RHBR

TI 德州仪器

下载
CDCM6208V2RGZT

TI 德州仪器

下载
CDCM7005RGZT

TI 德州仪器

下载
CDCM61001RHBT

TI 德州仪器

下载
CDCM61004RHBT

TI 德州仪器

下载
CDCM9102RHBR

TI 德州仪器

下载
CDCM9102RHBT

TI 德州仪器

下载

锐单商城 - 一站式电子元器件采购平台