低抖动 2 路输入可选 1:12 通用 LVDS 缓冲器
The clock buffer distributes one of two selectable clock inputs IN0 and IN1 to 12 pairs of differential LVDS clock outputs OUT0 through OUT11 with minimum skew for clock distribution. The CDCLVD1212 can accept two clock sources into an input multiplexer. The inputs can either be LVDS, LVPECL, or LVCMOS.
The CDCLVD1212 is specifically designed for driving 50-Ω transmission lines. In case of driving the inputs in single-ended mode, the appropriate bias voltage, VAC_REF, must be applied to the unused negative input pin.
The IN_SEL pin selects the input which is routed to the outputs. If this pin is left open, it disables the outputs static. The part supports a fail-safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.
The device operates in 2.5-V supply environment and is characterized from 40°C to 85°C ambient temperature. The CDCLVD1212 is packaged in small, 40-pin, 6-mm × 6-mm VQFN package.
All other trademarks are the property of their respective owners
型号 | 品牌 | 下载 |
---|---|---|
CDCLVD1212 | TI 德州仪器 | 下载 |
CDCLVD1213RGTT | TI 德州仪器 | 下载 |
CDCLVC1102PW | TI 德州仪器 | 下载 |
CDCLVC1104PW | TI 德州仪器 | 下载 |
CDCLVC1104PWR | TI 德州仪器 | 下载 |
CDCLVC1106PW | TI 德州仪器 | 下载 |
CDCLVD2102RGTT | TI 德州仪器 | 下载 |
CDCLVD110VF | TI 德州仪器 | 下载 |
CDCLVD1204RGTT | TI 德州仪器 | 下载 |
CDCLVD1204RGTR | TI 德州仪器 | 下载 |
CDCLVD1208RHDT | TI 德州仪器 | 下载 |