CDCLVD1213RGTT

CDCLVD1213RGTT概述

1 : 4低附加抖动LVDS缓冲器,带有分频器 1:4 Low Additive Jitter LVDS Buffer With Divider

The is a Clock Buffer distributes an input clock to 4 pairs of differential LVDS clock outputs with low additive jitter for clock distribution. The input can either be LVDS, LVPECL or CML. The CDCLVD1213 contains a high performance divider for one output QD which can divide the input clock signal by a factor of 1, 2 or 4. The CDCLVD1213 is specifically designed for driving 50R transmission lines. The part supports a fail-safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal. The device operates in 2.5V supply environment and is characterized from -40 to 85°C ambient temperature.

.
1:4 Differential buffer
.
Universal input accepts LVDS, LVPECL and CML
.
4 LVDS outputs, ANSI EAI/ A-644A standard compatible
.
20ps Maximum low output skew
.
Green product and no Sb/Br
CDCLVD1213RGTT数据文档
型号 品牌 下载
CDCLVD1213RGTT

TI 德州仪器

下载
CDCLVC1102PW

TI 德州仪器

下载
CDCLVC1104PW

TI 德州仪器

下载
CDCLVC1104PWR

TI 德州仪器

下载
CDCLVC1106PW

TI 德州仪器

下载
CDCLVD2102RGTT

TI 德州仪器

下载
CDCLVD110VF

TI 德州仪器

下载
CDCLVD1204RGTT

TI 德州仪器

下载
CDCLVD1204RGTR

TI 德州仪器

下载
CDCLVD1208RHDT

TI 德州仪器

下载
CDCLVP1204RGTT

TI 德州仪器

下载

锐单商城 - 一站式电子元器件采购平台