DS90CR482VS/NOPB

DS90CR482VS/NOPB概述

48 位 LVDS 频道链接解串器 - 65 - 112MHz 100-TQFP -10 to 70

The DS90CR481 transmitter converts 48 bits of CMOS/TTL data into eight LVDS Low Voltage Differential Signaling data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a ninth LVDS link. Every cycle of the transmit clock 48 bits of input data are sampled and transmitted. The DS90CR482 receiver converts the LVDS data streams back into 48 bits of LVCMOS/TTL data. At a transmit clock frequency of 112MHz, 48 bits of TTL data are transmitted at a rate of 672Mbps per LVDS data channel. Using a 112MHz clock, the data throughput is 5.38Gbit/s 672Mbytes/s. At a transmit clock frequency of 112MHz, 48 bits of TTL data are transmitted at a rate of 672Mbps per LVDS data channel. Using a 66MHz clock, the data throughput is 3.168Gbit/s 396Mbytes/s.

The multiplexing of data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal and have very limited noise rejection capability. Thus, for a 48-bit wide data and one clock, up to 98 conductors are required. With this Channel Link chipset as few as 19 conductors 8 data pairs, 1 clock pair and a minimum of one ground are needed. This provides an 80% reduction in cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables" smaller form factor.

The 48 CMOS/TTL inputs can support a variety of signal combinations. For example, 6 8-bit words or 5 9-bit byte + parity and 3 controls.

The DS90CR481/DS90CR482 chipset is improved over prior generations of Channel Link devices and offers higher bandwidth support and longer cable drive with three areas of enhancement. To increase bandwidth, the maximum clock rate is increased to 112 MHz and 8 serialized LVDS outputs are provided. Cable drive is enhanced with a user selectable pre-emphasis feature that provides additional output current during transitions to counteract cable loading effects. Optional DC balancing on a cycle-to-cycle basis, is also provided to reduce ISI Inter-Symbol Interference. With pre-emphasis and DC balancing, a low distortion eye-pattern is provided at the receiver end of the cable. A cable deskew capability has been added to deskew long cables of pair-to-pair skew of up to +/−1 LVDS data bit time up to 80 MHz Clock Rate. These three enhancements allow cables 5+ meters in length to be driven.

The chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

DS90CR482VS/NOPB数据文档
型号 品牌 下载
DS90CR482VS/NOPB

TI 德州仪器

下载
DS9034PCX+

Maxim Integrated 美信

下载
DS90C385AMTX

National Semiconductor 美国国家半导体

下载
DS90CF386MTDX

National Semiconductor 美国国家半导体

下载
DS90LV031TMX

National Semiconductor 美国国家半导体

下载
DS9094F+

Maxim Integrated 美信

下载
DS9098P-TRL+

Maxim Integrated 美信

下载
DS90CR285MTD/NOPB

TI 德州仪器

下载
DS90LV048ATM

TI 德州仪器

下载
DS90CR286AMTD/NOPB

TI 德州仪器

下载
DS90LV032ATMTC/NOPB

TI 德州仪器

下载

锐单商城 - 一站式电子元器件采购平台