CDCLVP2106RHAT

CDCLVP2106RHAT概述

12个LVPECL输出,高性能时钟缓冲器 12 LVPECL Output, High-Performance Clock Buffer

The CDCLVP2106 is a highly versatile, low additive jitter buffer that can generate 12 copies of LVPECL clock outputs from two LVPECL, LVDS, or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. Each buffer block consists of one input that feeds two LVPECL outputs. The overall additive jitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 20 ps, making the device a perfect choice for use in demanding applications.

The CDCLVP2106 clock buffer distributes two clock inputs IN0, IN1 to 12 pairs of differential LVPECL clock outputs OUT0, OUT11 with minimum skew for clock distribution. Each buffer block consists of one input that feeds two LVPECL clock outputs. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL.

The CDCLVP2106 is specifically designed for driving 50-Ω transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage VAC_REF should be applied to the unused negative input pin. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended.

The CDCLVP2106 is characterized for operation from –40°C to +85°C and is available in a 6-mm × 6-mm, VQFN-40 package.

CDCLVP2106RHAT数据文档
型号 品牌 下载
CDCLVP2106RHAT

TI 德州仪器

下载
CDCLVD1213RGTT

TI 德州仪器

下载
CDCLVC1102PW

TI 德州仪器

下载
CDCLVC1104PW

TI 德州仪器

下载
CDCLVC1104PWR

TI 德州仪器

下载
CDCLVC1106PW

TI 德州仪器

下载
CDCLVD2102RGTT

TI 德州仪器

下载
CDCLVD110VF

TI 德州仪器

下载
CDCLVD1204RGTT

TI 德州仪器

下载
CDCLVD1204RGTR

TI 德州仪器

下载
CDCLVD1208RHDT

TI 德州仪器

下载

锐单商城 - 一站式电子元器件采购平台