TEXAS INSTRUMENTS CDCVF2505DG4 芯片, 锁相环时钟驱动器
The is a high-performance phase-lock loop PLL Clock Driver uses a PLL to precisely align, in both frequency and phase, the output clocks 1Y0-3 and CLKOUT to the input clock signal CLKIN. The CDCVF2505 operates at 3.3V. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads. One bank of five outputs provides low-skew, low-jitter copies of CLKIN. Output duty cycles are adjusted to 50 per cent, independent of duty cycle at CLKIN. The device automatically goes in power-down mode when no input signal is applied to CLKIN. Unlike many products containing PLLs, the CDCVF2505 does not require an external RC network. The loop filter for the PLLs is included on-chip, minimizing component count and space. Because it is based on the PLL circuitry, the CDCVF2505 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal.
型号 | 品牌 | 下载 |
---|---|---|
CDCVF2505DG4 | TI 德州仪器 | 下载 |
CDCV304PW | TI 德州仪器 | 下载 |
CDCVF2310PW | TI 德州仪器 | 下载 |
CDCVF310PW | TI 德州仪器 | 下载 |
CDCV304PWR | TI 德州仪器 | 下载 |
CDCVF2505D | TI 德州仪器 | 下载 |
CDCVF855PW | TI 德州仪器 | 下载 |
CDCVF25081D | TI 德州仪器 | 下载 |
CDCV850IDGG | TI 德州仪器 | 下载 |
CDCVF2509PW | TI 德州仪器 | 下载 |
CDCV855PW | TI 德州仪器 | 下载 |