1:10 LVPECL/HSTL 至 LVPECL 时钟驱动器
The clock driver distributes one differential clock pair of either LVPECL or HSTL selectable input, CLK0, CLK1 to ten pairs of differential LVPECL clock Q0, Q9 outputs with minimum skew for clock distribution. The CDCLVP110 can accept two clock sources into an input multiplexer. The CLK0 input accepts either LVECL/LVPECL input signals, while CLK1 accepts an HSTL input signal when operated under LVPECL conditions. The CDCLVP110 is specifically designed for driving 50-Ω transmission lines.
The VBB reference voltage output is used if single-ended input operation is required. In this case the VBB pin should be connected to CLK0 and bypassed to GND via a 10-nF capacitor.
However, for high-speed performance up to 3.5 GHz, the differential mode is strongly recommended.
The CDCLVP110 is characterized for operation from –40°C to 85°C.
LVPECL/HSTL to 10 Differential LVPECL Clock Outputs
型号 | 品牌 | 下载 |
---|---|---|
CDCLVP110 | TI 德州仪器 | 下载 |
CDCLVD1213RGTT | TI 德州仪器 | 下载 |
CDCLVC1102PW | TI 德州仪器 | 下载 |
CDCLVC1104PW | TI 德州仪器 | 下载 |
CDCLVC1104PWR | TI 德州仪器 | 下载 |
CDCLVC1106PW | TI 德州仪器 | 下载 |
CDCLVD2102RGTT | TI 德州仪器 | 下载 |
CDCLVD110VF | TI 德州仪器 | 下载 |
CDCLVD1204RGTT | TI 德州仪器 | 下载 |
CDCLVD1204RGTR | TI 德州仪器 | 下载 |
CDCLVD1208RHDT | TI 德州仪器 | 下载 |